Silicon Labs /SiM3_NRND /SIM3U166_B /EMIF_0 /IFWCST_0

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as IFWCST_0

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (LOW)CSWAS 0 (LOW)CSWAH 0 (LOW)CSWDW 0 (LOW)CSWDH 0 (LOW)OEWAS 0 (LOW)OEWAH 0 (LOW)OEWDW 0 (LOW)OEWDH 0 (LOW)WRWAS 0 (LOW)WRWAH 0 (LOW)WRWDW 0 (LOW)WRWDH 0 (LOW)ALEWAS 0 (LOW)ALEWAH 0 (LOW)ALEWDW 0 (LOW)ALEWDH

ALEWAS=LOW, WRWDW=LOW, CSWAS=LOW, WRWAS=LOW, CSWDH=LOW, WRWAH=LOW, OEWDH=LOW, ALEWDH=LOW, OEWAH=LOW, OEWAS=LOW, ALEWAH=LOW, WRWDH=LOW, CSWAH=LOW, OEWDW=LOW, ALEWDW=LOW, CSWDW=LOW

Description

Interface Write Control States

Fields

CSWAS

Chip Select Write Address Setup State.

0 (LOW): Set chip select (CSx) to low during the write address setup state.

1 (HIGH): Set chip select (CSx) to high during the write address setup state.

CSWAH

Chip Select Write Address Hold State.

0 (LOW): Set chip select (CSx) to low during the write address hold state.

1 (HIGH): Set chip select (CSx) to high during the write address hold state.

CSWDW

Chip Select Write Data Wait State.

0 (LOW): Set chip select (CSx) to low during the write data wait state.

1 (HIGH): Set chip select (CSx) to high during the write data wait state.

CSWDH

Chip Select Write Data Hold State.

0 (LOW): Set chip select (CSx) to low during the write data hold state.

1 (HIGH): Set chip select (CSx) to high during the write data hold state.

OEWAS

Output Enable Write Address Setup State.

0 (LOW): Set output enable (/OE) to low during the write address setup state.

1 (HIGH): Set output enable (/OE) to high during the write address setup state.

OEWAH

Output Enable Write Address Hold State.

0 (LOW): Set output enable (/OE) to low during the write address hold state.

1 (HIGH): Set output enable (/OE) to high during the write address hold state.

OEWDW

Output Enable Write Data Wait State.

0 (LOW): Set output enable (/OE) to low during the write data wait state.

1 (HIGH): Set output enable (/OE) to high during the write data wait state.

OEWDH

Output Enable Write Data Hold State.

0 (LOW): Set output enable (/OE) to low during the write data hold state.

1 (HIGH): Set output enable (/OE) to high during the write data hold state.

WRWAS

Write Signal Write Address Setup State.

0 (LOW): Set write signal (/WR) to low during the write address setup state.

1 (HIGH): Set write signal (/WR) to high during the write address setup state.

WRWAH

Write Signal Write Address Hold State.

0 (LOW): Set write signal (/WR) to low during the write address hold state.

1 (HIGH): Set write signal (/WR) to high during the write address hold state.

WRWDW

Write Signal Write Data Wait State.

0 (LOW): Set write signal (/WR) to low during the write data wait state.

1 (HIGH): Set write signal (/WR) to high during the write data wait state.

WRWDH

Write Signal Write Data Hold State.

0 (LOW): Set write signal (/WR) to low during the write data hold state.

1 (HIGH): Set write signal (/WR) to high during the write data hold state.

ALEWAS

Address Latch Enable Write Address Setup State.

0 (LOW): Set address latch enable (ALEm) to low during the write address setup state.

1 (HIGH): Set address latch enable (ALEm) to high during the write address setup state.

ALEWAH

Address Latch Enable Write Address Hold State.

0 (LOW): Set address latch enable (ALEm) to low during the write address hold state.

1 (HIGH): Set address latch enable (ALEm) to high during the write address hold state.

ALEWDW

Address Latch Enable Write Data Wait State.

0 (LOW): Set address latch enable (ALEm) to low during the write data wait state.

1 (HIGH): Set address latch enable (ALEm) to high during the write data wait state.

ALEWDH

Address Latch Enable Write Data Hold State.

0 (LOW): Set address latch enable (ALEm) to low during the write data hold state.

1 (HIGH): Set address latch enable (ALEm) to high during the write data hold state.

Links

()